

# **Specification Sheet**

## MPEG2-to-H.264 Transcoder IP Core

#### **Product Description**

SOC provides the MPEG2-to-H.264 transcoder in both FPGA IP core format and a standalone all-in-one modules.

IP cores are available for both Xilinx and Altera FPGAs. The input and output for the transcoder can be in either elementary or TS stream format.

The SOC MPEG2-to-H.264 transcoder module is a System-on-Module (SoM) card that can be connected to a user device/PCB using a standard DDR3 memory connector. It can interface with an FPGA or a microprocessor for user product integration or connect to I/O interface chips for direct product design and fabrication.

SOC also offers product development boards, which allow users to develop products using the SOC codec IP cores or modules.

Users have the options of using the codec modules or licensing SOC IP cores for production after prototyping.

#### **Key Features**

- All-hardware
- High Speed (Low latency)
- Small Silicon Footprint
- Low Power
- High Reliability (due to hardware architecture)
- High transcoding accuracy
- Automatic adapting profiles
- Up to 60fps
- User controllable API
- Option of IP Core or Module
- Video Transmission (Network) Cores available
- Development Board available

#### **Specifications**

- Standard:
- Profiles:
- Video resolutions:
- Frame Rate:
- Chroma Formats: 4:2:2 or 4:2:0
- Input format: MPEG-2 Elementary, or
- Output format: H.264 Elementary, or
  - Transport Stream

MPEG-2 and H.264

(ISO/IEC 13818 and

ISO/IEC14496-10)

Up to 1080i/p

Up to 60fps

High, Main, Baseline

- Latency: 0.5ms
- Power Consumption: 1.5w (IP core)

#### **FPGA Resources**

- Xilinx FPGAs Artix-7 A200T, 2 channels Kintex-7 K325, 4 channels
- Altera FPGAs Arria-V Stratix-IV, V.

### MPEG2-to-H.264 Transcoder Module

